

## ASNT5151-KMC DC-64Gbps Broadband Digital 2:1 Multiplexer/Selector

- High speed broadband 2:1 Multiplexer/Selector (MUX)
- Exhibits low jitter and limited temperature variation over industrial temperature range
- Ideal for use as a high isolation selector switch or as a high speed 2-to-1 serializer
- Ideal for high speed proof-of-concept prototyping
- Fully differential CML input interface
- Fully differential CML output interface with 600mV single-ended swing
- Analog input clock common mode voltage control
- Single +3.3V or -3.3V power supply
- Power consumption: 415mW
- Fabricated in SiGe for high performance, yield, and reliability
- Custom CQFP 24-pin package



### DESCRIPTION



Fig. 1. Functional Block Diagram

The temperature stable and broadband ASNT5151-KMC SiGe IC can be utilized as either a high isolation selector switch or a high speed 2:1 serializer and is intended for use in high-speed measurement / test equipment. When employed as a selector switch, the IC can route one of its differential data input signals d0p/d0n or d1p/d1n to its differential output qp/qn while effectively blocking the other data input. Selection of a specific data input is achieved through appropriate external DC biasing of the selector signal inputs cp/cn. As a 2:1 serializer, the IC can receive high speed input data signals into d0p/d0n and d1p/d1n and effectively multiplex them into a double frequency rate NRZ output data signal by using a high speed input clock signal on its selector signal inputs cp/cn. The common-mode voltage levels of the input clock signals can be adjusted using the analog control inputs dcp/dcn.

The part's I/O's support the CML logic interface with on chip 50*Ohm* termination to vcc and may be used differentially, AC/DC coupled, single-ended, or in any combination (see also POWER SUPPLY CONFIGURATION). In the DC-coupling mode, the input signal's common mode voltage should comply with the specifications shown in ELECTRICAL CHARACTERISTICS. In the AC-coupling mode, the input termination provides the required common mode voltage automatically. The differential DC signaling mode is recommended for optimal performance.

### POWER SUPPLY CONFIGURATION

The part can operate with either negative supply (vcc = 0.0V = ground and vee = -3.3V), or positive supply (vcc = +3.3V and vee = 0.0V = ground). In case of the positive supply, all I/Os need AC termination when connected to any devices with 50Ohm termination to ground.



#### All the characteristics detailed below assume vcc = 0.0V and vee = -3.3V.

## ABSOLUTE MAXIMUM RATINGS

Caution: Exceeding the absolute maximum ratings shown in Table 1 may cause damage to this product and/or lead to reduced reliability. Functional performance is specified over the recommended operating conditions for power supply and temperature only. AC and DC device characteristics at or beyond the absolute maximum ratings are not assumed or implied. All max voltage limits are referenced to ground.

**Parameter** Min Max Units Supply Voltage (vee) -3.6  $\overline{W}$ Power Consumption 0.45 RF Input Voltage Swing (SE) 1.0 Case Temperature +90  ${}^{o}C$ Storage Temperature  ${}^{o}C$ -40 +100Operational Humidity 98 10 % Storage Humidity 98 10 %

Table 1. Absolute Maximum Ratings

## TERMINAL FUNCTIONS

| TERMINAL        |                                 |        | DESCRIPTION                                                                   |                                            |  |  |  |  |  |
|-----------------|---------------------------------|--------|-------------------------------------------------------------------------------|--------------------------------------------|--|--|--|--|--|
| Name            | No.                             | Type   |                                                                               |                                            |  |  |  |  |  |
| High-Speed I/Os |                                 |        |                                                                               |                                            |  |  |  |  |  |
| d0p             | 21                              | CML    | Differential data input signals with internal SE 50 <i>Ohm</i> termination to |                                            |  |  |  |  |  |
| d0n             | 23                              | input  | VCC                                                                           |                                            |  |  |  |  |  |
| d1p             | 17                              | CML    | Differential data input signals with internal SE 50 <i>Ohm</i> termination to |                                            |  |  |  |  |  |
| d1n             | 15                              | input  | VCC                                                                           |                                            |  |  |  |  |  |
| ср              | 3                               | CML    | Differential clock input signals with internal SE 50 <i>Ohm</i> termination   |                                            |  |  |  |  |  |
| cn              | 5                               | input  | to VCC                                                                        |                                            |  |  |  |  |  |
| dcp             | 19                              | Analog | cp common mode control voltage                                                |                                            |  |  |  |  |  |
| den             | 7                               | inputs | cn common mode control voltage                                                |                                            |  |  |  |  |  |
| qp              | 11                              | CML    | Differential data output signals with internal SE 50 <i>Ohm</i> termination   |                                            |  |  |  |  |  |
| qn              | 9                               | output | to vcc. Also require external SE 50 <i>Ohm</i> termination to vcc             |                                            |  |  |  |  |  |
|                 | Supply and Termination Voltages |        |                                                                               |                                            |  |  |  |  |  |
| Name            | Description                     |        |                                                                               | Pin Numbe r                                |  |  |  |  |  |
| vcc             | Positive power supply           |        |                                                                               | 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24 |  |  |  |  |  |
|                 | (+3.3V  or  0)                  |        |                                                                               |                                            |  |  |  |  |  |
| vee             | Negative power supply           |        |                                                                               | 1, 13                                      |  |  |  |  |  |
|                 | (0V  or  -3.3V)                 |        |                                                                               | ·                                          |  |  |  |  |  |



## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                     | MIN     | TYP    | MAX        | UNIT         | COMMENTS                                   |  |  |
|-------------------------------|---------|--------|------------|--------------|--------------------------------------------|--|--|
| General Parameters            |         |        |            |              |                                            |  |  |
| vee                           | -3.1    | -3.3   | -3.5       | V            | ±6%                                        |  |  |
| vcc                           |         | 0.0    |            | V            | External ground                            |  |  |
| <i>I</i> vee                  |         | 125    |            | mA           |                                            |  |  |
| Power consumption             |         | 415    |            | mW           |                                            |  |  |
| Junction temperature          | -25     | 50     | 125        | $^{\circ}C$  |                                            |  |  |
|                               |         | HS Inp | out Data ( | d0p/d0n, d   | 1p/d1n)                                    |  |  |
| Data rate                     | DC      |        | 50         | Gbps         | When used as a selector                    |  |  |
| Frequency                     | DC      |        | 25         | GHz          | When used as a selector                    |  |  |
| Data rate                     | DC      |        | 32         | Gbps         | When used as a multiplexer                 |  |  |
| Swing                         | 50      |        | 800        | mV           | Differential or SE, p-p                    |  |  |
| CM Voltage Level              | vcc-0.8 |        | VCC        | V            | Must match for both inputs                 |  |  |
|                               |         | I      | HS Input   | Clock (cp/c  | <u>n</u> )                                 |  |  |
| Frequency                     | DC      |        | 32         | GHz          |                                            |  |  |
| Swing                         | 50      |        | 800        | mV           | Differential or SE, p-p                    |  |  |
| CM Voltage Level              | vcc-0.8 |        | VCC        | V            | Must match for both inputs                 |  |  |
| Duty cycle                    | 45      | 50     | 55         | %            |                                            |  |  |
|                               |         | Н      | IS Output  | Data (qp/q   | lu)                                        |  |  |
| Data rate                     | DC      |        | 50         | Gbps         | When used as a selector                    |  |  |
| Frequency                     | DC      |        | 25         | GHz          | When used as a selector                    |  |  |
| Data rate                     | DC      |        | 64         | Gbps         | When used as a multiplexer                 |  |  |
| Logic "1" level               |         | VCC    |            | V            |                                            |  |  |
| Logic "0" level               | vcc-0.6 |        |            | V            | With external 50 <i>Ohm</i> DC termination |  |  |
| Rise/Fall times               | 5       | 7      | 9          | ps           | 20%-80%                                    |  |  |
| Output Jitter                 |         |        | 1          | ps           | Peak-to-peak                               |  |  |
|                               | C       | ommon  | Mode Co    | ontrol Ports | (dcp/dcn)                                  |  |  |
| Input Signal Range -3.3 0.0 V |         |        |            |              |                                            |  |  |

## PACKAGE INFORMATION

The chip die is housed in a custom 24-pin CQFP package shown in Fig. 2. Even though the package provides a center heat slug located on the back side of the package to be used for heat dissipation, ADSANTEC does **NOT** recommend for this section to be soldered to the board. If the customer wishes to solder it, it should be connected to the **vcc** plain that is ground for the negative supply or power for the positive supply.

The part's identification label is ASNT5151-KMC. The first 8 characters of the name before the dash identify the bare die including general circuit family, fabrication technology, specific circuit type, and part version while the 3 characters after the dash represent the package's manufacturer, type, and pin out count.



This device complies with the Restriction of Hazardous Substances (RoHS) per EU 2002/95/EC for all six substances.



Fig. 2. CQFP 24-Pin Package Drawing (All Dimensions in mm)

# REQUIRED INPUT SIGNAL ALIGNMENT



Fig. 3. Input Signal Timing Diagram

To ensure both maximum timing margins and low output signal jitter, limit the amount of jitter on the input signals (D0, D1, and C) to only a few picoseconds.

## **REVISION HISTORY**

| Revision | Date    | Changes                                                  |
|----------|---------|----------------------------------------------------------|
| 1.2.1    | 04-2014 | Added Required Input Signal Alignment section            |
| 1.1.1    | 11-2013 | Included CM level shifting knobs on the clock input pins |
|          |         | Revised characteristics and pin diagram                  |
|          |         | Revised functional block diagram and description         |
|          |         | Revised terminal functions                               |
|          |         | Revised electrical characteristics                       |
| 1.0.1    | 11-2013 | First release                                            |